# Monolithically integrated UTC-PD with an RF-choke on InP for V-band communications

## J.P. de Graaf *EHCI*

Eindhoven University of Technology Eindhoven, the Netherlands j.p.d.graaf@tue.nl

### K. A. Williams *EHCI*

Eindhoven University of Technology
Eindhoven, the Netherlands
k.a.williams@tue.nl

### D. Konstantinou *EHCI*

Eindhoven University of Technology
Eindhoven, the Netherlands
https://orcid.org/0000-0001-5742-171X

# I. Tafur Monroy *EHCI*

Eindhoven University of Technology Eindhoven, the Netherlands i.tafur.monroy@tue.nl

## S. Rommel *EHCI*

Eindhoven University of Technology Eindhoven, the Netherlands s.rommel@tue.nl

### Y. Jiao *EHCI*

Eindhoven University of Technology Eindhoven, the Netherlands y.jiao@tue.nl

Abstract—This work reports on the first monolithic integration of a planar bias circuit directly integrated with a uni-traveling carrier photodetector in an InP membrane platform. The bias circuit is optimized for V-band using first order approximations and numerical optimizations. Simulations demonstrate transmission loss below –3 dB and RF to DC isolation of at least 15 dB for a frequency range of 20 GHz around the center of the V-band. Fabricated integrated devices show external responsivities up to 0.035 A/W with measured RF to DC isolation of at least 25 dB between 40 GHz to 65 GHz.

Index Terms—UTC-PD, monolithic integration, V-band, beyond-5G, microwave photonics

#### I. Introduction

In microwave photonics and beyond-5G applications, integrated devices play a key role in miniaturization allowing massive system deployment [1]. More specifically, high speed photodetectors such as uni-traveling carrier photodiodes (UTC-PDs) [2] are a crucial component since they interface both the optical and electrical domain. The photodetector is required to be biased without the need of an external bias-tee, to best meet the requirement of miniaturization. This can be achieved by an on-chip bias circuit that allows for separate DC and RF connections interfacing with the UTC-PD.

InP based UTC-PDs demonstrate high responsivity and bandwidth simultaneously, in combination with high current operation due to a reduced space charge effect [2]. Various bias-free UTC-PDs have demonstrated decent performance [3]–[5] however, UTC-PDs generally show increased bandwidths and responsivities when a bias voltage is applied due to the increased internal electric field.

Although a discrete DC bias circuit can be assembled with a UTC-PD through wirebonding or by means of silver-filled epoxy [6], [7], this may cause additional RF losses and impedance mismatches, as well as high costs from component assembly. This can be evaded by means of monolithic integration [8].



Fig. 1. Fabricated V-band bias circuit integrated with UTC-PD.

This work reports on the monolithic integration of a bias circuit and a UTC-PD [9] in the nanophotonic InP-Membrane On Silicon (IMOS) platform [10]. The bias circuit is designed based on a co-planar waveguide (CPW) RF-choke suitable to operate in V-band (40 GHz to 75 GHz). The component dimensions are numerically optimized to limit transmission loss, RF reflections and leakage from the RF to DC path. The monolithic integration of the bias circuit is realized during the final metallization step of the IMOS fabrication process. The external responsivity and electrical RF to DC isolation of the fabricated devices have been measured and analysed.

#### II. DESIGN & FABRICATION

A T-shaped RF-choke is used to apply the DC bias to the RF path of the UTC-PD. To prevent leakage of the RF signal (port 2 to 1) towards the DC path (port 3), an RF filter is placed in the DC path, as can be seen in Fig. 1. The RF-filter consists of a quarter wavelength transformer leading to a virtual RF open circuit, blocking the RF signal to be passed through the DC line [11], [12]. Capacitive decoupling of the RF line found in

TABLE I MATERIAL PROPERTIES AND LAYER THICKNESSES

| Material                    | $\epsilon_r$ | t [µm] |
|-----------------------------|--------------|--------|
| BCB (bonding)               | 2.5          | 1.8    |
| BCB (planarization)         | 2.5          | 0.65   |
| SiO <sub>2</sub> (cladding) | 3.6          | 0.1    |
| Si (substrate)              | 11.9         | 300    |
| Gold (bias circuit)         | -            | 0.4    |

a conventional bias-tee is not present in this design, and can be added as part of external circuitry e.g., capacitive input of an RF amplifier. The DC and RF CPW lines are optimized to achieve a  $50\,\Omega$  characteristic impedance in V-band whilst being compatible with an RF probe with a  $100\,\mu m$  pitch for measurement purposes.

The bias circuit is designed based on a material stack consisting of a high resistivity 300  $\mu$ m thick silicon substrate, followed by a combination of SiO<sub>2</sub> and BCB layers. The implemented layerstack is listed in Table I. The distance between RF signal line and the stub in the DC path  $L_{\rm transform}$  is designed to match the V-band center frequency  $f_0$ , and is calculated according to:

$$L_{\text{transform}} = \frac{c}{4f_0\sqrt{\epsilon_{\text{eff}}}}.$$
 (1)

The parameters  $W_{\rm transform}$ ,  $L_{\rm parallel}$  and  $L_{\rm transform}$  (Fig. 1) have been numerically optimized using EM simulation software based on performance targets for the reflections, transmission and RF to DC isolation.

The final device with a size of  $1.5 \times 1.1 \text{ mm}^2$  is realized in the final metallization layer which directly connects to the p-and n-contacts of previously patterned UTC-PDs as can be seen in Fig. 1. The bias circuit is fabricated in combination with two active area variations of the UTC-PD being  $5 \times 2 \mu \text{m}^2$  and  $5 \times 3 \mu \text{m}^2$  (length x width), as well as a standalone device.

### III. RESULTS

#### A. Simulation results

The simulated S-parameter results are shown in Fig. 2 excluding and including the UTC-PD. The S-parameters show optimal performance around the designed center frequency. Excluding the UTC-PD, transmission  $(S_{12})$  remains below  $-3 \, \mathrm{dB}$ , and RF to DC isolation  $(S_{13})$  remain below  $-15 \, \mathrm{dB}$  between 40 GHz to 65 GHz. Adding the UTC-PD results in slightly reduced RF to DC isolation. This difference is due to the presence of a potential impedance mismatch between the UTC-PD and the bias circuit.

#### B. Measurement results

Electrical S-parameter measurements of the fabricated devices have been performed using a VNA at frequencies up to 65 GHz. For the individual bias circuit, both transmission  $(S_{21})$  and RF to DC isolation  $(S_{31})$  are measured. For devices including a UTC-PD, only RF to DC isolation is measured. The measurement results are shown in Fig. 3, and clearly



Fig. 2. Simulated  $S_{21}$  and  $S_{31}$  excluding and including a UTC-PD.



Fig. 3. Measured  $S_{21}$  and  $S_{31}$  excluding and including a UTC-PD.

demonstrate RF to DC isolation of at least  $-25\,\mathrm{dB}$  around the frequency band of interest. However, the measured  $S_{21}$  transmission curve also shows significant losses of around  $10\,\mathrm{dB}$  compared to only  $3\,\mathrm{dB}$  in the simulation results. This is likely caused by leakage paths towards highly doped contact layers, which were not removed properly during fabrication. This also explains the relatively high measured RF to DC isolation, which is effectively increased by the signal leakage.

In addition, the DC photocurrent of the fabricated devices was measured for various optical input powers while applying a bias of -4 V through the bias circuit. The results are shown in Fig. 4 and demonstrate linear behaviour with a calculated external responsivity of 0.024 A/W for the smaller PD and 0.035 A/W for the larger PD, while including fiber to chip coupling losses.

These measurement results demonstrate successful operation of the device, including increased RF to DC isolation in the frequency range of interest. Additional characterisation such as bandwidth measurements will be performed to further analyse the capabilities of the monolithically integrated device.



Fig. 4. Measured photocurrent as function of optical input power at -4 V applied through the bias circuit.

#### IV. CONCLUSIONS

Miniaturization of high speed opto-electronic integrated components operating in millimeter wave bands for beyond-5G applications will be a fundamental requirement to enable massive deployment. Therefore, monolithic integration of a bias circuit and UTC-PD is required as it can avoid losses, potential impedance mismatches caused by additional wirebonds as well as high costs from device fabrication and assembly, compared to discrete component integration. A monolithically integrated bias circuit based on a coplanar waveguide RF-choke using a quarter wavelength RF filter in the DC line is designed and fabricated in the nanophotonic InP-membrane on silicon platform.

The bias circuit is designed based on first order approximations and numerical optimizations to operate in V-band (40 GHz to 75 GHz). Simulation results of the bias circuit demonstrate transmission loss below  $-3 \, \mathrm{dB}$  and RF to DC isolation of at least 15 dB for a frequency range of 20 GHz around the selected center frequency.

The fabricated bias circuits monolithically integrated with a UTC-PD demonstrate external responsivities up to 0.035 A/W. Additionally, electrical S-parameter reflection measurements of all fabricated devices demonstrate RF to DC isolation of -25 dB between 40 GHz to 65 GHz, with similar characteristics compared to the simulated results.

#### ACKNOWLEDGMENT

This work was supported by the Institute of Design, Optoelectronics and Sensing (IDEAS) Project INTENSE and it is partially funded by 5G STEP FWD (grant no. 722429) project as part of the European Union's Horizon 2020 research and innovation programme.

#### REFERENCES

- D. Konstantinou, T. A. Bressner et al., "5G RAN architecture based on analog radio-over-fiber fronthaul over UDWDM-PON and phased array fed reflector antennas," Opt. Commun., vol. 454, p. 124464, jan 2020.
- [2] T. Ishibashi, N. Shimizu et al., "Uni-traveling-carrier photodiodes," in Ultrafast Electronics and Optoelectronics. Optica Publishing Group, 1997, p. UC3.
- [3] T. Umezawa, K. Akahane et al., "Zero-bias operational ultra-broadband UTC-PD above 110 GHz for high symbol rate PD-array in high-density photonic integration," Opt. Fiber Commun. Conf. OFC 2015, pp. 15–17, 2015
- [4] J. Wun, Y. Zeng, and J. Shi, "for Zero-Bias Operation at Sub-THz Regime," 2016 Opt. Fiber Commun. Conf. Exhib., pp. 1–3, 2016.
- [5] T. Liu, Y. Huang et al., "Design of bias-free operational uni-traveling carrier photodiodes for terahertz wave generation," Opt. Quantum Electron., vol. 50, no. 7, pp. 1–16, 2018.
- [6] S. Rommel, B. Cimoli, and I. T. Monroy, "The Role of Opto-Electronic Co-Integration for 6G Systems and Networks," 2022 30th Telecommun. Forum, TELFOR 2022 - Proc., 2022.
- [7] M. Ali, J. M. Pérez-Escudero et al., "300 GHz Optoelectronic Transmitter Combining Integrated Photonics and Electronic Multipliers for Wireless Communication," *Photonics* 2019, Vol. 6, Page 35, vol. 6, no. 2, p. 35, mar 2019.
- [8] Y. G. Wey, K. S. Giboney et al., "108-GHz GalnAs/InP p-i-n photodiodes with integrated bias tees and matched resistors," IEEE Photonics Technol. Lett., vol. 5, no. 11, pp. 1310–1312, 1993.
- [9] J. de Graaf, X. Zhao et al., "Beyond 110 ghz uni-traveling carrier photodiodes on an inp-membrane-on-silicon platform," *IEEE Journal* of Selected Topics in Quantum Electronics, vol. 28, no. 2: Optical Detectors, pp. 1–10, 2022.
- [10] Y. Jiao, J. van der Tol et al., "Indium phosphide membrane nanophotonic integrated circuits on silicon," physica status solidi (a), vol. 217, no. 3, p. 1900606, 2020.
- [11] Î. Flammia, T. Kleinfeld et al., "71-76GHz grounded-coplanar-waveguide-to-rectangular-waveguide transition with integrated planar bias tee for quasi-hermetic radio-over-fiber wireless transmitter," Eur. Microw. Week 2012 "sp. Microwaves", EuMW 2012, Conf. Proc. 7th Eur. Microw. Integr. Circuits Conf. EuMIC 2012, pp. 512–515, 2012.
- [12] Y. Dong, A. d. J. Fernandez Olvera et al., "System integration and packaging of a terahertz photodetector at w -band," *IEEE Transactions* on Components, Packaging and Manufacturing Technology, vol. 9, no. 8, pp. 1486–1494, 2019.